8-bit parallel-in/serial out shift register

## 6. Pinning information

## 6.1 Pinning



## 6.2 Pin description

Table 2. Pin description

| Symbol          | Pin                        | Description                                   |
|-----------------|----------------------------|-----------------------------------------------|
| PL              | 1                          | asynchronous parallel load input (active LOW) |
| CP              | 2                          | clock input (LOW-to-HIGH edge-triggered)      |
| Q7              | 7                          | complementary output from the last stage      |
| GND             | 8                          | ground (0 V)                                  |
| Q7              | 9                          | serial output from the last stage             |
| DS              | 10                         | serial data input                             |
| D0 to D7        | 11, 12, 13, 14, 3, 4, 5, 6 | parallel data inputs (also referred to as Dn) |
| CE              | 15                         | clock enable input (active LOW)               |
| V <sub>CC</sub> | 16                         | positive supply voltage                       |